Job Details:
Job Description:
The DFT Senior Principal Engineer is responsible for developing logic design, RTL coding, simulation, and delivering comprehensive DFT solutions to support manufacturing and high-volume production. This includes timing closure, test content generation, and delivery for various DFx methodologies such as SCAN, MBIST, and BSCAN.
Key Responsibilities:
- RTL Design & Simulation
- Develop logic design and RTL code for DFT features including SCAN, MBIST, BSCAN, TAP, processor monitors, and in-system test/BIST.
- Perform simulation and timing closure to ensure robust and efficient DFT implementation.
- Architecture & Microarchitecture Collaboration
- Participate in defining architecture and microarchitecture for blocks and SoCs under DFT scope.
- Collaborate with cross-functional teams to align DFT features with overall design goals.
- Manufacturing Test Enablement
- Develop high-volume manufacturing (HVM) test content for rapid bring-up and production ramp on automatic test equipment (ATE).
- Generate and deliver test content to manufacturing, ensuring readiness for production.
- Integration & Optimization
- Integrate DFT logic into functional IP and SoC designs, supporting SoC teams to ensure high-quality integration.
- Optimize logic to meet power, performance, area (PPA), timing, test coverage, DPM, and test time/vector memory reduction goals.
- Verification & Debug
- Review and drive verification plans to ensure DFT features meet architectural specifications.
- Resolve RTL test failures and implement corrective actions to ensure feature correctness.
- Post-Silicon & Continuous Improvement
- Collaborate with post-silicon and manufacturing teams to validate DFT features on silicon.
- Support debug efforts and document learnings to drive continuous improvement in design and validation processes.
- Quality & Coverage
- Drive high structural and IP-specific test coverage to meet product quality and DPM objectives.
Qualifications:
Minimum Qualifications
Bachelor’s degree in Electrical Engineering, Computer Science, or a related field with 12+ years of industry experience,
Technical Expertise:
- 8+ years of hands-on experience in Design-for-Test (DFT) methodologies
- Proven experience in Array Test, including Memory Built-In Self-Test (MBIST)
Preferred Qualifications:
- Expertise in Tessent DFT tools for scan insertion, MBIST, and test pattern generation
- Strong proficiency in PrimeTime, particularly in developing and managing DFT-specific timing constraints
Job Type:
Experienced HireShift:
Shift 1 (United States of America)Primary Location:
Virtual USAdditional Locations:
Business group:
The Silicon Engineering Group (SIG) is a worldwide organization focused on the development and integration of SOCs, Cores, and critical IPs from architecture to manufacturing readiness that power Intel’s leadership products. This business group leverages an incomparable mix of experts with different backgrounds, cultures, perspectives, and experiences to unleash the most innovative, amazing, and exciting computing experiences.Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.Position of Trust
This role is a Position of Trust. Should you accept this position, you must consent to and pass an extended Background Investigation, which includes (subject to country law), extended education, SEC sanctions, and additional criminal and civil checks. For internals, this investigation may or may not be completed prior to starting the position. For additional questions, please contact your Recruiter.Benefits:
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003
Annual Salary Range for jobs which could be performed in the US:
$247,810.00-349,850.00 USD
The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
Work Model for this Role
This role is available as a fully home-based and generally would require you to attend Intel sites only occasionally based on business need. However, you must live and work from the country specified in the job posting, in which Intel has a legal presence. Due to legal regulations, remote work from any other country is unfortunately not permitted. * Job posting details (such as work model, location or time type) are subject to change.The application window for this job posting is expected to end by 11/25/2025
